

# Data Sheet **[AD6643](http://www.analog.com/ad6643)**

<span id="page-0-0"></span>**NEWALOG**<br>DEVICES

## **FEATURES**

**Performance with NSR enabled SNR: 76.1 dBFS in a 40 MHz band to 90 MHz at 185 MSPS SNR: 73.6 dBFS in a 60 MHz band to 90 MHz at 185 MSPS Performance with NSR disabled SNR: 66.5 dBFS up to 90 MHz at 185 MSPS SFDR: 88 dBc up to 185 MHz at 185 MSPS Total power consumption: 706 mW at 200 MSPS 1.8 V supply voltages LVDS (ANSI-644 levels) outputs Integer 1-to-8 input clock divider (625 MHz maximum input) Internal ADC voltage reference Flexible analog input range 1.4 V p-p to 2.0 V p-p (1.75 V p-p nominal) Differential analog inputs with 400 MHz bandwidth 95 dB channel isolation/crosstalk Serial port control Energy saving power-down modes User-configurable, built-in self test (BIST) capability** 

#### **APPLICATIONS**

**Communications Diversity radio and smart antenna (MIMO) systems Multimode digital receivers (3G) WCDMA, LTE, CDMA2000 WiMAX, TD-SCDMA I/Q demodulation systems General-purpose software radios** 

#### **GENERAL DESCRIPTION**

The AD6643 is an 11-bit, 200 MSPS/250 MSPS, dual-channel intermediate frequency (IF) receiver specifically designed to support multi-antenna systems in telecommunication applications where high dynamic range performance, low power, and small size are desired.

The device consists of two high performance analog-to-digital converters (ADCs) and noise shaping requantizer (NSR) digital blocks. Each ADC consists of a multistage, differential pipelined architecture with integrated output error correction logic, and each ADC features a wide bandwidth switched capacitor sampling network within the first stage of the differential pipeline. An integrated voltage reference eases design considerations. A duty cycle stabilizer (DCS) compensates for variations in the ADC clock duty cycle, allowing the converters to maintain excellent performance.

## **FUNCTIONAL BLOCK DIAGRAM**



Each ADC output is connected internally to an NSR block. The integrated NSR circuitry allows for improved SNR performance in a smaller frequency band within the Nyquist bandwidth. The device supports two different output modes selectable via the SPI. With the NSR feature enabled, the outputs of the ADCs are processed such that the AD6643 supports enhanced SNR performance within a limited portion of the Nyquist bandwidth while maintaining an 11-bit output resolution.

The NSR block can be programmed to provide a bandwidth of either 22% or 33% of the sample clock. For example, with a sample clock rate of 185 MSPS, the AD6643 can achieve up to 75.5 dBFS SNR for a 40 MHz bandwidth in the 22% mode and up to 73.7 dBFS SNR for a 60 MHz bandwidth in the 33% mode.

*(continued on Page 3)*

#### **Rev. A**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 ©2011 Analog Devices, Inc. All rights reserved.** 

# <span id="page-1-0"></span>TABLE OF CONTENTS



# [Voltage Reference ....................................................................... 21](#page-20-0) [Clock Input Considerations ...................................................... 21](#page-20-0) [Power Dissipation and Standby Mode .................................... 22](#page-21-0) [Digital Outputs ........................................................................... 23](#page-22-0) [ADC Overrange \(OR\) ................................................................ 23](#page-22-0) [Noise Shaping Requantizer \(NSR\) ............................................... 24](#page-23-0) [22% BW Mode \(>40 MHz at 184.32 MSPS\) ........................... 24](#page-23-0) [33% BW Mode \(>60 MHz at 184.32 MSPS\) ........................... 25](#page-24-0) [Channel/Chip Synchronization .................................................... 26](#page-25-0) [Serial Port Interface \(SPI\) .............................................................. 27](#page-26-0) [Configuration Using the SPI ..................................................... 27](#page-26-0) [Hardware Interface ..................................................................... 27](#page-26-0) [SPI Accessible Features .............................................................. 28](#page-27-0) [Memory Map .................................................................................. 29](#page-28-0) [Reading the Memory Map Register Table ............................... 29](#page-28-0) [Memory Map Register Table ..................................................... 30](#page-29-0) [Memory Map Register Description ......................................... 33](#page-32-0) [Applications Information .............................................................. 34](#page-33-0) [Design Guidelines ...................................................................... 34](#page-33-0) [Outline Dimensions ....................................................................... 35](#page-34-0) [Ordering Guide .......................................................................... 35](#page-34-0)

## **REVISION HISTORY**





**4/11—Revision 0: Initial Version** 

# <span id="page-2-0"></span>Data Sheet **AD6643**

When the NSR block is disabled, the ADC data is provided directly to the output at a resolution of 11 bits. The AD6643 can achieve up to 66.5 dBFS SNR for the entire Nyquist bandwidth when operated in this mode. This allows the AD6643 to be used in telecommunication applications such as a digital predistortion observation path where wider bandwidths are required.

After digital signal processing, multiplexed output data is routed into two 11-bit output ports such that the maximum data rate is 400 Mbps (DDR). These outputs are LVDS and support ANSI-644 levels.

The AD6643 receiver digitizes a wide spectrum of IF frequencies. Each receiver is designed for simultaneous reception of a separate antenna. This IF sampling architecture greatly reduces component cost and complexity compared with traditional analog techniques or less integrated digital methods.

Flexible power-down options allow significant power savings. Programming for device setup and control is accomplished using a 3-wire SPI-compatible serial interface with numerous modes to support board level system testing.

The AD6643 is available in a Pb-free, RoHS-compliant, 64-lead, 9 mm × 9 mm lead frame chip scale package (LFCSP\_VQ) and is specified over the industrial temperature range of −40°C to +85°C. This product is protected by a U.S. patent.

# **PRODUCT HIGHLIGHTS**

- 1. Two ADCs are contained in a small, space-saving, 9 mm  $\times$  9 mm  $\times$  0.85 mm, 64-lead LFCSP package.
- 2. Pin selectable noise shaping requantizer (NSR) function that allows for improved SNR within a reduced bandwidth of up to 60 MHz at 185 MSPS.
- 3. LVDS digital output interface configured for low cost FPGA families.
- 4. Operation from a single 1.8 V supply.
- 5. Standard serial port interface (SPI) that supports various product features and functions, such as data formatting (offset binary or twos complement), NSR, power-down, test modes, and voltage reference mode.
- 6. On-chip integer 1-to-8 input clock divider and multichip sync function to support a wide range of clocking schemes and multichannel subsystems.

# <span id="page-3-0"></span>**SPECIFICATIONS**

# **ADC DC SPECIFICATIONS**

AVDD = 1.8 V, DRVDD = 1.8 V, maximum sample rate, VIN = −1.0 dBFS differential input, 1.75 V p-p full-scale input range, default SPI, unless otherwise noted.

#### **Table 1.**

<span id="page-3-1"></span>

<sup>1</sup> Measured using a 10 MHz, 0 dBFS sine wave, and 100 Ω termination on each LVDS output pair.<br><sup>2</sup> Input capacitance refers to the effective capacitance between one differential input pin and its

<sup>2</sup> Input capacitance refers to the effective capacitance between one differential input pin and its complement.<br><sup>3</sup> Input resistance refers to the effective resistance between one differential input pin and its complement

# <span id="page-4-0"></span>**ADC AC SPECIFICATIONS**

AVDD = 1.8 V, DRVDD = 1.8 V, maximum sample rate, VIN = −1.0 dBFS differential input, 1.75 V p-p full-scale input range, default SPI, unless otherwise noted.

## **Table 2.**



<span id="page-5-1"></span><span id="page-5-0"></span>

<sup>1</sup> For a complete set of definitions, see the AN-835 Application Note, U*nderstanding High Speed ADC Testing and Evaluation.*<br><sup>2</sup> Crosstalk is measured at 100 MHz with –1 dBES on one channel and with no input on the alter

<sup>2</sup> Crosstalk is measured at 100 MHz with −1 dBFS on one channel and with no input on the alternate channel.<br><sup>3</sup> Eull nower bandwidth is the bandwidth of oneration where typical ADC performance can be achieved.

<sup>3</sup> Full power bandwidth is the bandwidth of operation where typical ADC performance can be achieved. 4 Noise bandwidth is the −3 dB bandwidth for the ADC inputs across which noise may enter the ADC and it is not attenuated internally.

### **DIGITAL SPECIFICATIONS—AD6643-200/AD6643-250**

AVDD = 1.8 V, DRVDD = 1.8 V, maximum sample rate, VIN = −1.0 dBFS differential input, 1.75 V p-p full-scale input range, DCS enabled, default SPI, unless otherwise noted.

#### **Table 3.**



# Data Sheet **AD6643**

<span id="page-6-1"></span><span id="page-6-0"></span>

<sup>1</sup> Pull up.<br><sup>2</sup> Pull down.

# <span id="page-7-0"></span>**SWITCHING SPECIFICATIONS**

## **Table 4.**

<span id="page-7-1"></span>

<span id="page-7-3"></span><span id="page-7-2"></span>1 Conversion rate is the clock rate after the divider.

<sup>2</sup> Se[e Figure 2](#page-8-1) for timing diagram.<br><sup>3</sup> Cycles refers to ADC input sample rate cycles.<br><sup>4</sup> Not shown in timing diagrams.

## **TIMING SPECIFICATIONS—AD6643-200/AD6643-250**

## **Table 5.**

<span id="page-7-4"></span>

# <span id="page-8-1"></span>Data Sheet **AD6643**

## **Timing Diagrams**



<span id="page-8-2"></span><span id="page-8-0"></span>Figure 2. LVDS Modes for Data Output Timing Latency. NSR Disabled (Enabling NSR Adds an Additional Three Clock Cycles of Latency)



# <span id="page-9-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 6.**

<span id="page-9-1"></span>

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **THERMAL CHARACTERISTICS**

The exposed paddle must be soldered to the ground plane for the LFCSP package. Soldering the exposed paddle to the printed circuit board (PCB) increases the reliability of the solder joints, maximizing the thermal capability of the package.

Typical  $\theta_{JA}$  is specified for a 4-layer PCB that uses a solid ground plane. As listed in [Table 7](#page-9-1), airflow increases heat dissipation, which reduces  $\theta_{JA}$ . In addition, metal in direct contact with the package leads from metal traces, through holes, ground, and power planes, reduces the  $\theta_{JA}$ .

#### **Table 7. Thermal Resistance**



1 Per JEDEC 51-7, plus JEDEC 25-5 2S2P test board. 2 <sup>2</sup> Per JEDEC JESD51-2 (still air) or JEDEC JESD51-6 (moving air).

3 Per MIL-Std 883, Method 1012.1.

4 Per JEDEC JESD51-8 (still air).

#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<span id="page-10-0"></span>



09638-004

**Table 8. Pin Function Descriptions for the Interleaved Parallel LVDS Mode** 

| Pin No.                        | <b>Mnemonic</b>            | <b>Type</b> | <b>Description</b>                                                                                                                                                                            |
|--------------------------------|----------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>ADC Power Supplies</b>      |                            |             |                                                                                                                                                                                               |
| 10, 19, 28, 37                 | <b>DRVDD</b>               | Supply      | Digital Output Driver Supply (1.8 V Nominal).                                                                                                                                                 |
| 49, 50, 53, 54, 59, 60, 63, 64 | <b>AVDD</b>                | Supply      | Analog Power Supply (1.8 V Nominal).                                                                                                                                                          |
| 4 to 9, 11 to 14, 55, 56, 58   | <b>DNC</b>                 |             | Do Not Connect. Do not connect to these pins.                                                                                                                                                 |
| 0                              | AGND,<br>Exposed<br>Paddle | Ground      | Analog Ground. The exposed thermal paddle on the bottom of the<br>package provides the analog ground for the device. This exposed paddle<br>must be connected to ground for proper operation. |
| <b>ADC Analog</b>              |                            |             |                                                                                                                                                                                               |
| 51                             | $VIN+A$                    | Input       | Differential Analog Input Pin (+) for Channel A.                                                                                                                                              |
| 52                             | $VIN-A$                    | Input       | Differential Analog Input Pin (-) for Channel A.                                                                                                                                              |
| 62                             | $VIN + B$                  | Input       | Differential Analog Input Pin (+) for Channel B.                                                                                                                                              |
| 61                             | $VIN-B$                    | Input       | Differential Analog Input Pin (-) for Channel B.                                                                                                                                              |
| 57                             | <b>VCM</b>                 | Output      | Common-Mode Level Bias Output for Analog Inputs. This pin should be<br>decoupled to ground using a 0.1 µF capacitor.                                                                          |
| 1                              | $CLK+$                     | Input       | ADC Clock Input-True.                                                                                                                                                                         |
| $\overline{2}$                 | $CLK-$                     | Input       | ADC Clock Input-Complement.                                                                                                                                                                   |
| Digital Input                  |                            |             |                                                                                                                                                                                               |
| 3                              | <b>SYNC</b>                | Input       | Digital Synchronization Pin. Slave mode only.                                                                                                                                                 |
| <b>Digital Outputs</b>         |                            |             |                                                                                                                                                                                               |
| 15                             | $D0 - (LSB)$               | Output      | Channel A/Channel B LVDS Output Data 0-True.                                                                                                                                                  |
| 16                             | $D0+$ (LSB)                | Output      | Channel A/Channel B LVDS Output Data 0-Complement.                                                                                                                                            |
| 18                             | $D1+$                      | Output      | Channel A/Channel B LVDS Output Data 1-True.                                                                                                                                                  |
| 17                             | $D1-$                      | Output      | Channel A/Channel B LVDS Output Data 1-Complement.                                                                                                                                            |
| 21                             | $D2+$                      | Output      | Channel A/Channel B LVDS Output Data 2-True.                                                                                                                                                  |
| 20                             | $D2-$                      | Output      | Channel A/Channel B LVDS Output Data 2-Complement.                                                                                                                                            |
| 23                             | $D3+$                      | Output      | Channel A/Channel B LVDS Output Data 3-True.                                                                                                                                                  |
| 22                             | $D3-$                      | Output      | Channel A/Channel B LVDS Output Data 3-Complement.                                                                                                                                            |
| 27                             | $D4+$                      | Output      | Channel A/Channel B LVDS Output Data 4-True.                                                                                                                                                  |





Figure 5. Pin Configuration (Top View), LFCSP Channel Multiplexed (Even/Odd) LVDS







# <span id="page-14-1"></span><span id="page-14-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

 $AVDD = 1.8$  V, DRVDD = 1.8 V, sample rate = maximum sample rate per speed grade, DCS enabled, 1.75 V p-p differential input, VIN = −1.0 dBFS, 32k sample, TA = 25°C, unless otherwise noted.

**0**





Figure 11. AD6643-200 Single Tone FFT,  $f_{IN} = 305.1$  MHz



Figure 12. AD6643-200 Single Tone SNR/SFDR vs. Input Amplitude (A<sub>IN</sub>),  $f_{IN}$  = 90.1 MHz



Figure 13. AD6643-200 Single Tone SNR/SFDR vs. Input Frequency (f<sub>IN</sub>)



Figure 14. AD6643-200 Two Tone SFDR/IMD3 vs. Input Amplitude (AIN) with  $f_{IN1} = 89.12 \text{ MHz}, f_{IN2} = 92.12 \text{ MHz}$ 



Figure 15. AD6643-200 Two Tone SFDR/IMD3 vs. Input Amplitude (AIN) with  $f_{IN1} = 184.12 \text{ MHz}, f_{IN2} = 187.12 \text{ MHz}$ 







Figure 17. AD6643-200 Two Tone FFT with  $f_{IN1} = 184.12$  MHz,  $f_{IN2} = 187.12$ MHz

# Data Sheet **AD6643**



Figure 19. AD6643-200 Grounded Input Histogram

# <span id="page-17-0"></span>EQUIVALENT CIRCUITS



Figure 20. Equivalent Analog Input Circuit



Figure 21. Equivalent Clock lnput Circuit



Figure 22. Equivalent LVDS Output Circuit



Figure 23. Equivalent SDIO Circuit



Figure 24. Equivalent SCLK or PDWN or OEB Input Circuit



Figure 25. Equivalent CSB Input Circuit



Figure 26. Equivalent SYNC Input Circuit

# <span id="page-18-0"></span>THEORY OF OPERATION

The AD6643 has two analog input channels and two digital output channels. The intermediate frequency (IF) input signal passes through several stages before appearing at the output port(s).

# **ADC ARCHITECTURE**

The AD6643 architecture consists of dual front-end sampleand-hold circuits, followed by pipelined, switched capacitor ADCs. The quantized outputs from each stage are combined into a final 11-bit result in the digital correction logic. Alternately, the 11-bit result can be processed through the noise shaping requantizer (NSR) block before it is sent to the digital correction logic.

The pipelined architecture permits the first stage to operate on a new input sample and the remaining stages to operate on the preceding samples. Sampling occurs on the rising edge of the clock.

Each stage of the pipeline, excluding the last, consists of a low resolution flash ADC connected to a switched capacitor digitalto-analog converter (DAC) and an interstage residue amplifier (MDAC). The residue amplifier magnifies the difference between the reconstructed DAC output and the flash input for the next stage in the pipeline. One bit of redundancy is used in each stage to facilitate digital correction of flash errors. The last stage simply consists of a flash ADC.

The input stage of each channel contains a differential sampling circuit that can be ac- or dc-coupled in differential or single-ended modes. The output staging block aligns the data, corrects errors, and passes the data to the output buffers. The output buffers are powered from a separate supply, allowing adjustment of the output drive current. During power-down, the output buffers enter a high impedance state.

The AD6643 dual IF receiver can simultaneously digitize two channels, making it ideal for diversity reception and digital predistortion (DPD) observation paths in telecommunication systems.

<span id="page-18-1"></span>The dual IF receiver design can be used for diversity reception of signals, whereas the ADCs operate identically on the same carrier but from two separate antennae. The ADCs can also be operated with independent analog inputs. The user can input frequencies from dc to 300 MHz using appropriate low-pass or band-pass filtering at the ADC inputs with little loss in performance. Operation to 400 MHz analog input is permitted but occurs at the expense of increased ADC noise and distortion.

Synchronization capability is provided to allow synchronized timing between multiple devices.

Programming and control of the AD6643 are accomplished using a 3-wire SPI-compatible serial interface.

# **ANALOG INPUT CONSIDERATIONS**

The analog input to the AD6643 is a differential switched capacitor circuit designed for optimum performance in differential signal processing.

The clock signal alternatively switches the input between sample mode and hold mode (see [Figure 27](#page-18-1)). When the input is switched into sample mode, the signal source must be capable of charging the sample capacitors and settling within 1/2 of a clock cycle.

A small resistor in series with each input can help reduce the peak transient current required from the output stage of the driving source. A shunt capacitor can be placed across the inputs to provide dynamic charging currents. This passive network creates a low-pass filter at the ADC input; therefore, the precise values are dependent on the application.

In intermediate frequency (IF) undersampling applications, any shunt capacitors placed across the inputs should be reduced. In combination with the driving source impedance, the shunt capacitors limit the input bandwidth. For more information, refer to the AN-742 Application Note, *Frequency Domain Response of Switched-Capacitor ADCs*; the AN-827 Application Note, *A Resonant Approach to Interfacing Amplifiers to Switched-Capacitor ADCs*; and the *Analog Dialogue* article, ["Transformer-Coupled](http://www.analog.com/)  [Front-End for Wideband A/D Converters,"](http://www.analog.com/) available at [www.analog.com](http://www.analog.com/).



Figure 27. Switched Capacitor Input

For best dynamic performance, match the source impedances driving VIN+ and VIN− and differentially balance the inputs.

## **Input Common Mode**

The analog inputs of the AD6643 are not internally dc biased. In ac-coupled applications, the user must provide this bias externally. Setting the device so that  $V_{CM} = 0.5 \times AVDD$  (or 0.9 V) is recommended for optimum performance.

An on-board common-mode voltage reference is included in the design and is available from the VCM pin. Using the VCM output to set the input common mode is recommended. Optimum performance is achieved when the common-mode voltage of the analog input is set by the VCM pin voltage (typically  $0.5 \times$  AVDD). The VCM pin must be decoupled to ground by a 0.1 μF capacitor, as described in the [Applications Information](#page-33-1) section. Place this

decoupling capacitor close to the VCM pin to minimize series resistance and inductance between the device and this capacitor.

#### **Differential Input Configurations**

Optimum performance is achieved by driving the AD6643 in a differential input configuration. For baseband applications, the [AD8138,](http://www.analog.com/AD8138) [ADA4937-2,](http://www.analog.com/ADA4937-2) [ADA4930-2,](http://www.analog.com/ADA4930-2) and [ADA4938-2](http://www.analog.com/ADA4938-2) differential drivers provide excellent performance and a flexible interface to the ADC.

The output common-mode voltage of the [ADA](http://www.analog.com/AD8138)4938-2 is easily set with the VCM pin of the AD6643 (see [Figure 28](#page-19-0)), and the driver can be configured in a Sallen-Key filter topology to provide band limiting of the input signal.



Figure 28. Differential Input Configuration Using the ADA4930-2

<span id="page-19-3"></span><span id="page-19-0"></span>For baseband applications where SNR is a key parameter, differential transformer coupling is the recommended input configuration, as shown in [Figure 29](#page-19-1). To bias the analog input, the VCM voltage can be connected to the center tap of the secondary winding of the transformer.



<span id="page-19-2"></span><span id="page-19-1"></span>Figure 29. Differential Transformer-Coupled Configuration

The signal characteristics must be considered when selecting a transformer. Most RF transformers saturate at frequencies below a few megahertz (MHz). Excessive signal power can also cause core saturation, which leads to distortion.

At input frequencies in the second Nyquist zone and above, the noise performance of most amplifiers is not adequate to achieve the true SNR performance of the AD6643. For applications where SNR is a key parameter, differential double balun coupling is the recommended input configuration (see [Figure 30](#page-19-2)). In this configuration, the input is ac-coupled, and the CML is provided to each input through a 33  $\Omega$  resistor. These resistors compensate for losses in the input baluns to provide a 50  $\Omega$  impedance to the driver.

In the double balun and transformer configurations, the value of the input capacitors and resistors is dependent on the input frequency and source impedance. Based on these parameters the value of the input resistors and capacitors may need to be adjusted, or some components may need to be removed. [Table 10](#page-19-3) lists recommended values to set the RC network for different input frequency ranges. However, because these values are dependent on the input signal and bandwidth, they are to be used as a starting guide only. Note that the values given in [Table 10](#page-19-3) are for each R1, R2, C2, and R3 component shown in [Figure 29](#page-19-1) and [Figure 30](#page-19-2).

#### **Table 10. Example RC Network**



An alternative to using a transformer-coupled input at frequencies in the second Nyquist zone is to use an amplifier with variable gain. The [AD8375](http://www.analog.com/AD8375) or [AD8376](http://www.analog.com/AD8376) digital variable gain amplifiers (DVGAs) provide good performance for driving the AD6643. [Figure 31](#page-20-1) shows an example of the AD8376 driving the AD6643 through a band-pass antialiasing filter.



09638-036

Figure 30. Differential Double Balun Input Configuration

<span id="page-20-0"></span>

## <span id="page-20-1"></span>**VOLTAGE REFERENCE**

A stable and accurate voltage reference is built into the AD6643. The full-scale input range can be adjusted by varying the reference voltage via the SPI. The input span of the ADC tracks reference voltage changes linearly.

# **CLOCK INPUT CONSIDERATIONS**

<span id="page-20-3"></span>For optimum performance, clock the AD6643 sample clock inputs (CLK+ and CLK−) by using a differential signal. The signal is typically ac-coupled into the CLK+ and CLK− pins via a transformer or capacitors. These pins are biased internally (see [Figure 32\)](#page-20-2) and require no external bias. If the inputs are floated, the CLK− pin is pulled low to prevent spurious clocking.



Figure 32. Equivalent Clock Input Circuit

09638-039

#### <span id="page-20-4"></span><span id="page-20-2"></span>**Clock Input Options**

The AD6643 has a very flexible clock input structure. Clock input can be a CMOS, LVDS, LVPECL, or sine wave signal. Regardless of the type of signal being used, clock source jitter is of the most concern, as described in the [Jitter Considerations](#page-21-1) section.

[Figure 33](#page-20-3) and [Figure 34](#page-20-4) show two preferred methods for clocking the AD6643 (at clock rates of up to 625 MHz). A low jitter clock source is converted from a single-ended signal to a differential signal using an RF balun or RF transformer.

<span id="page-20-5"></span>The RF balun configuration is recommended for clock frequencies between 125 MHz and 625 MHz, and the RF transformer is recommended for clock frequencies from 10 MHz to 200 MHz. The back-to-back Schottky diodes across the transformer secondary limit clock excursions into the AD6643 to approximately 0.8 V p-p differential. This limit helps prevent the large voltage swings of the

clock from feeding through to other portions of the AD6643, yet preserves the fast rise and fall times of the signal, which are critical to low jitter performance.



Figure 33. Transformer-Coupled Differential Clock (Up to 200 MHz)



Figure 34. Balun-Coupled Differential Clock (Up to 625 MHz)

If a low jitter clock source is not available, another option is to ac couple a differential PECL signal to the sample clock input pins, as shown in [Figure 35](#page-20-5). The [AD9510,](http://www.analog.com/AD9510) [AD9511](http://www.analog.com/AD9511), [AD9512](http://www.analog.com/AD9512), [AD9513,](http://www.analog.com/AD9513) [AD9514,](http://www.analog.com/AD9514) [AD9515](http://www.analog.com/AD9515), [AD9516](http://www.analog.com/AD9516), [AD9517,](http://www.analog.com/AD9517) [AD9518](http://www.analog.com/AD9518), [AD9520](http://www.analog.com/AD9520), [AD9522,](http://www.analog.com/AD9522) and the [ADCLK905/](http://www.analog.com/ADCLK905)[ADCLK907](http://www.analog.com/ADCLK907)[/ADCLK925](http://www.analog.com/ADCLK925), clock drivers offer excellent jitter performance.



Figure 35. Differential PECL Sample Clock (Up to 625 MHz)

A third option is to ac couple a differential LVDS signal to the sample clock input pins, as shown in [Figure 36.](#page-21-2) The [AD9510](http://www.analog.com/AD9510), [AD9511,](http://www.analog.com/AD9511) [AD9512,](http://www.analog.com/AD9512) [AD9513,](http://www.analog.com/AD9513) [AD9514](http://www.analog.com/AD9514), [AD9515](http://www.analog.com/AD9515), [AD9516](http://www.analog.com/AD9516), [AD9517,](http://www.analog.com/AD9517) [AD9518,](http://www.analog.com/AD9518) [AD9520,](http://www.analog.com/AD9520) [AD9522](http://www.analog.com/AD9522), [AD9523](http://www.analog.com/AD9523), and [AD9524](http://www.analog.com/AD9524) clock drivers offer excellent jitter performance.

<span id="page-21-0"></span>

Figure 36. Differential LVDS Sample Clock (Up to 625 MHz)

## <span id="page-21-2"></span>**Input Clock Divider**

The AD6643 contains an input clock divider with the ability to divide the input clock by integer values between 1 and 8. The duty cycle stabilizer (DCS) is enabled by default on power-up.

<span id="page-21-3"></span>The AD6643 clock divider can be synchronized using the external SYNC input. Bit 1 and Bit 2 of Register 0x3A allow the clock divider to be resynchronized on every SYNC signal or only on the first SYNC signal after the register is written. A valid SYNC causes the clock divider to reset to its initial state. This synchronization feature allows multiple parts to have their clock dividers aligned to guarantee simultaneous input sampling.

## **Clock Duty Cycle**

Typical high speed ADCs use both clock edges to generate a variety of internal timing signals and, as a result, may be sensitive to clock duty cycle. Commonly, a ±5% tolerance is required on the clock duty cycle to maintain dynamic performance characteristics.

The AD6643 contains a duty cycle stabilizer (DCS) that retimes the nonsampling (falling) edge, thereby providing an internal clock signal with a nominal 50% duty cycle. This allows the user to provide a wide range of clock input duty cycles without affecting the performance of the AD6643.

Jitter on the rising edge of the input clock is of paramount concern and is not reduced by the duty cycle stabilizer. The duty cycle control loop does not function for clock rates of less than 40 MHz nominally. The loop has a time constant associated with it that must be considered when the clock rate can change dynamically. A wait time of 1.5 μs to 5 μs is required after a dynamic clock frequency increase or decrease before the DCS loop is relocked to the input signal. During the time period that the loop is not locked, the DCS loop is bypassed, and internal device timing is dependent on the duty cycle of the input clock signal. In such applications, it may be appropriate to disable the DCS. In all other applications, enabling the DCS circuit is recommended to maximize ac performance.

## <span id="page-21-1"></span>**Jitter Considerations**

High speed, high resolution ADCs are sensitive to the quality of the clock input. The degradation in SNR at a given input frequency  $(f_{IN})$  due to jitter  $(t_J)$  can be calculated by

$$
SNR_{HF} = -10 \log[(2\pi \times f_{IN} \times t_{JRMS})^{2} + 10^{(-SNR_{LF}/10)}]
$$

<span id="page-21-4"></span>In the equation, the rms aperture jitter represents the root mean square of all jitter sources, which include the clock input, the analog input signal, and the ADC aperture jitter specification. IF

undersampling applications are particularly sensitive to jitter, as shown in [Figure 37](#page-21-3).



Figure 37. SNR vs. Input Frequency and Jitter

In cases where aperture jitter may affect the dynamic range of the AD6643, treat the clock input as an analog signal. Separate power supplies for clock drivers from the ADC output driver supplies to avoid modulating the clock signal with digital noise. Low jitter, crystal controlled oscillators make the best clock sources. If the clock is generated from another type of source (by gating, dividing, or another method), it should be retimed by the original clock at the last step.

Refer to the [AN-501](http://www.analog.com/AN-501) Application Note, *Aperture Uncertainty and ADC System Performance*, and the [AN-756](http://www.analog.com/AN-756) Application Note, *Sample Systems and the Effects of Clock Phase Noise and Jitter*, for more information about jitter performance as it relates to ADCs (see [www.analog.com\)](http://www.analog.com/).

## **POWER DISSIPATION AND STANDBY MODE**

As shown in [Figure 38,](#page-21-4) the power dissipated by the AD6643 is proportional to its sample rate. The data in [Figure 38](#page-21-4) was taken using the same operating conditions as those used for the [Typical](#page-14-1)  [Performance Characteristics.](#page-14-1)



By asserting PDWN (either through the SPI port or by asserting the PDWN pin high), the AD6643 is placed in power-down mode. In this state, the ADC typically dissipates 10 mW. During <span id="page-22-0"></span>power-down, the output drivers are placed in a high impedance state. Asserting the PDWN pin low returns the AD6643 to its normal operating mode. Note that PDWN is referenced to the digital output driver supply (DRVDD) and should not exceed that supply voltage.

Low power dissipation in power-down mode is achieved by shutting down the reference, reference buffer, biasing networks, and clock. Internal capacitors are discharged when entering powerdown mode and then must be recharged when returning to normal operation. As a result, wake-up time is related to the time spent in power-down mode, and shorter power-down cycles result in proportionally shorter wake-up times.

When using the SPI port interface, the user can place the ADC in power-down mode or standby mode. Standby mode allows the user to keep the internal reference circuitry powered when faster wake-up times are required. See the [Memory Map Register](#page-32-1)  [Description](#page-32-1) section and the [AN-877](http://www.analog.com/AN-877) Application Note, *Interfacing to High Speed ADCs via SPI,* available at [www.analog.com](http://www.analog.com/) for additional details.

# <span id="page-22-1"></span>**DIGITAL OUTPUTS**

The AD6643 output drivers can be configured for either ANSI LVDS or reduced drive LVDS using a 1.8 V DRVDD supply.

As detailed in the AN-877 Application Note, *Interfacing to High Speed ADCs via SPI*, the data format can be selected for offset binary, twos complement, or gray code when using the SPI control.

## **Digital Output Enable Function (OEB)**

The AD6643 has a flexible three-state ability for the digital output pins. The three-state mode is enabled using the OEB pin or through the SPI interface. If the OEB pin is low, the output data drivers are enabled. If the OEB pin is high, the output data drivers are placed in a high impedance state. This OEB function is not intended for rapid access to the data bus. Note that OEB

is referenced to the digital output driver supply (DRVDD) and should not exceed that supply voltage.

When using the SPI interface, the data outputs of each channel can be independently three-stated by using the output disable bar bit (Bit 4) in Register 0x14. Because the output data is interleaved, if only one of the two channels is disabled, the data from the remaining channel is repeated in both the rising and falling output clock cycles.

#### **Timing**

The AD6643 provides latched data with a pipeline delay of 10 input sample clock cycles (13 input sample clock cycles when NSR is enabled). Data outputs are available one propagation delay  $(t_{PD})$ after the rising edge of the clock signal.

To reduce transients within the AD6643, minimize the length of the output data lines and loads that are placed on them. These transients can degrade converter dynamic performance.

The lowest typical conversion rate of the AD6643 is 40 MSPS. At clock rates below 40 MSPS, dynamic performance can degrade.

## **Data Clock Output (DCO)**

The AD6643 also provides data clock output (DCO) intended for capturing the data in an external register. [Figure 2](#page-8-2) shows a graphical timing diagram of the AD6643 output modes.

# **ADC OVERRANGE (OR)**

The ADC overrange indicator is asserted when an overrange is detected on the input of the ADC. The overrange condition is determined at the output of the ADC pipeline and, therefore, is subject to a latency of 10 ADC clock cycles (13 ADC clock cycles with NSR enabled). An overrange at the input is indicated by this bit 10 clock cycles after it occurs (13 clock cycles with NSR enabled).



#### **Table 11. Output Data Format**

# <span id="page-23-3"></span><span id="page-23-0"></span>NOISE SHAPING REQUANTIZER (NSR)

The AD6643 features a noise shaping requantizer (NSR) to allow higher than 11-bit SNR to be maintained in a subset of the Nyquist band. The harmonic performance of the receiver is unaffected by the NSR feature. When enabled, the NSR contributes an additional 0.6 dB of loss to the input signal, such that a 0 dBFS input is reduced to −0.6 dBFS at the output pins.

The NSR feature can be independently controlled per channel via the SPI.

Two different bandwidth modes are provided; the mode can be selected from the SPI port. In each of the two modes, the center frequency of the band can be tuned such that IFs can be placed anywhere in the Nyquist band.

# **22% BW MODE (>40 MHZ AT 184.32 MSPS)**

The first bandwidth mode offers excellent noise performance over 22% of the ADC sample rate (44% of the Nyquist band) and can be centered by setting the NSR mode bits in the NSR control register (Address 0x3C) to 000. In this mode, the useful frequency range can be set using the 6-bit tuning word in the NSR tuning register (Address 0x3E). There are 57 possible tuning words (TW); each step is 0.5% of the ADC sample rate. The following three equations describe the left band edge  $(f_0)$ , the channel center ( $f_{\text{CENTER}}$ ), and the right band edge ( $f_1$ ), respectively:

 $f_0 = f_{ADC} \times .005 \times TW$  $f_{CENTER} = f_0 + 0.11 \times f_{ADC}$  $f_1 = f_0 + 0.22 \times f_{ADC}$ 

<span id="page-23-2"></span>[Figure 39](#page-23-1) to [Figure 41](#page-23-2) show the typical spectrum that can be expected from the AD6643 in the 22% BW mode for three different tuning words.

<span id="page-23-1"></span>





# <span id="page-24-0"></span>**33% BW MODE (>60 MHZ AT 184.32 MSPS)**

The second bandwidth mode offers excellent noise performance over 33% of the ADC sample rate (66% of the Nyquist band) and can be centered by setting the NSR mode bits in the NSR control register (Address 0x3C) to 001. In this mode, the useful frequency range can be set using the 6-bit tuning word in the NSR tuning register (Address 0x3E). There are 34 possible tuning words (TW); each step is 0.5% of the ADC sample rate. The following three equations describe the left band edge  $(f_0)$ , the channel center ( $f_{\text{CENTER}}$ ), and the right band edge ( $f_1$ ), respectively:

 $f_0 = f_{ADC} \times .005 \times TW$  $f_{CENTER} = f_0 + 0.165 \times f_{ADC}$  $f_1 = f_0 + 0.33 \times f_{ADC}$ 

[Figure 42](#page-24-1) to [Figure 44](#page-24-2) show the typical spectrum that can be expected from the AD6643 in the 33% BW mode for three different tuning words.

<span id="page-24-2"></span><span id="page-24-1"></span>



Figure 43. 33% BW Mode, Tuning Word = 17 ( $f_s$ /4 Tuning)



# <span id="page-25-0"></span>CHANNEL/CHIP SYNCHRONIZATION

The AD6643 has a SYNC input that allows the user flexible synchronization options for synchronizing the internal blocks. The sync feature is useful for guaranteeing synchronized operation across multiple ADCs. The input clock divider can be synchronized using the SYNC input. The divider can be enabled to synchronize on a single occurrence of the SYNC signal or on every occurrence by setting the appropriate bits in Register 0x3A.

The SYNC input is internally synchronized to the sample clock. However, to ensure that there is no timing uncertainty between multiple parts, synchronize the SYNC input signal to the input clock signal. Drive the SYNC input using a single-ended CMOS type signal.

# <span id="page-26-0"></span>SERIAL PORT INTERFACE (SPI)

The AD6643 serial port interface (SPI) allows the user to configure the converter for specific functions or operations through a structured register space provided inside the ADC. The SPI gives the user added flexibility and customization, depending on the application. Addresses are accessed via the serial port and can be written to or read from via the port. Memory is organized into bytes that can be further divided into fields. These fields are documented in the [Memory Map](#page-28-1) section. For detailed operational information, see the [AN-877](http://www.analog.com/AN-877) Application Note, *Interfacing to High Speed ADCs via SPI*.

# **CONFIGURATION USING THE SPI**

Three pins define the SPI of this ADC: the SCLK pin, the SDIO pin, and the CSB pin (see [Table 12](#page-26-1)). The SCLK (serial clock) pin is used to synchronize the read and write data presented from/to the ADC. The SDIO (serial data input/output) pin is a dual purpose pin that allows data to be sent and read from the internal ADC memory map registers. The CSB (chip select bar) pin is an active low control that enables or disables the read and write cycles.

**Table 12. Serial Port Interface Pins** 

<span id="page-26-1"></span>

| Pin         | <b>Function</b>                                              |
|-------------|--------------------------------------------------------------|
| <b>SCLK</b> | Serial clock. The serial shift clock input, which is used to |
|             | synchronize serial interface reads and writes.               |
| <b>SDIO</b> | Serial data input/output. A dual purpose pin that            |
|             | typically serves as an input or an output, depending on      |
|             | the instruction being sent and the relative position in the  |
|             | timing frame.                                                |
| <b>CSB</b>  | Chip select bar. An active low control that gates the read   |
|             | and write cycles.                                            |

The falling edge of the CSB, in conjunction with the rising edge of the SCLK, determines the start of the framing. An example of the serial timing and its definitions can be found in [Figure 45](#page-27-1) and [Table 5](#page-7-4).

Other modes involving the CSB are available. The CSB can be held low indefinitely, which permanently enables the device; this is called streaming. The CSB can stall high between bytes to allow for additional external timing. When CSB is tied high, SPI functions are placed in a high impedance mode. This mode turns on any SPI pin secondary functions.

During an instruction phase, a 16-bit instruction is transmitted. Data follows the instruction phase, and its length is determined by the W0 bit and the W1 bit.

All data is composed of 8-bit words. The first bit of each individual byte of serial data indicates whether a read or write command is issued. This allows the serial data input/output (SDIO) pin to change direction from an input to an output.

In addition to word length, the instruction phase determines whether the serial frame is a read or write operation, allowing the serial port to be used both to program the chip and to read the contents of the on-chip memory. If the instruction is a readback operation, performing a readback causes the serial data input/ output (SDIO) pin to change direction from an input to an output at the appropriate point in the serial frame.

Data can be sent in MSB-first mode or in LSB-first mode. MSB first is the default on power-up and can be changed via the SPI port configuration register. For more information about this and other features, see the [AN-877](http://www.analog.com/AN-877) Application Note, *Interfacing to High Speed ADCs via SPI,* available at [www.analog.com.](http://www.analog.com/)

# **HARDWARE INTERFACE**

The pins described in [Table 12](#page-26-1) comprise the physical interface between the user's programming device and the serial port of the AD6643. Both the SCLK pin and the CSB pin function as inputs when using the SPI interface. The SDIO pin is bidirectional, functioning as an input during write phases and as an output during readback.

The SPI interface is flexible enough to be controlled by either FPGAs or microcontrollers. One method for SPI configuration is described in detail in the [AN-812](http://www.analog.com/AN-812) Application Note, *Microcontroller-Based Serial Port Interface (SPI) Boot Circuit*.

The SPI port should not be active during periods when the full dynamic performance of the converter is required. Because the SCLK signal, the CSB signal, and the SDIO signal are typically asynchronous to the ADC clock, noise from these signals can degrade converter performance. If the on-board SPI bus is used for other devices, it may be necessary to provide buffers between this bus and the AD6643 to prevent these signals from transitioning at the converter inputs during critical sampling periods.

Some pins serve a dual function when the SPI interface is not being used. When the pins are strapped to AVDD or ground during device power-on, they are associated with a specific function. The [Digital Outputs](#page-22-1) section describes the strappable functions supported on the AD6643.

# <span id="page-27-0"></span>**SPI ACCESSIBLE FEATURES**

<span id="page-27-2"></span>[Table 13](#page-27-2) provides a brief description of the general features that are accessible via the SPI. These features are described in detail in the [AN-877](http://www.analog.com/AN-877) Application Note, *Interfacing to High Speed ADCs via SPI* (available at [www.analog.com\)](http://www.analog.com/). The AD6643 partspecific features are described in the [Memory Map Register](#page-32-1)  [Description](#page-32-1) section.





<span id="page-27-1"></span>

# <span id="page-28-1"></span><span id="page-28-0"></span>MEMORY MAP **READING THE MEMORY MAP REGISTER TABLE**

Each row in the memory map register table has eight bit locations. The memory map is roughly divided into four sections: the chip configuration registers (Address 0x00 to Address 0x02); the channel index and transfer registers (Address 0x05 and Address 0xFF); the ADC functions registers, including setup, control, and test (Address 0x08 to Address 0x25); and the digital feature control registers (Address 0x3A to Address 0x3E).

The memory map register table (see [Table 14](#page-29-1)) documents the default hexadecimal value for each hexadecimal address listed. The column with the heading Bit 7 (MSB) is the start of the default hexadecimal value given. For example, Address 0x14, the output mode register, has a hexadecimal default value of 0x05. This means that Bit  $0 = 1$ , and the remaining bits are 0s. This setting is the default output format value, which is twos complement. For more information on this function and others, see the [AN-877](http://www.analog.com/AN-877) Application Note, *Interfacing to High Speed ADCs via SPI*. This document details the functions controlled by Register 0x00 to Register 0x25. The remaining registers, from Register 0x3A to Register 0x3E, are documented in the [Memory](#page-32-1)  [Map Register Description](#page-32-1) section.

## **Open Locations**

All address and bit locations that are not included in [Table 14](#page-29-1) are not currently supported for this device. Unused bits of a valid address location should be written with 0s. Writing to these locations is required only when part of an address location is open (for example, Address 0x18). If the entire address location is open (for example, Address 0x13), this address location should not be written.

## **Default Values**

After the AD6643 is reset, critical registers are loaded with default values. The default values for the registers are given in the memory map register table, [Table 14](#page-29-1).

# **Logic Levels**

An explanation of logic level terminology follows:

- "Bit is set" is synonymous with "bit is set to Logic 1" or "writing Logic 1 for the bit."
- "Clear a bit" is synonymous with "bit is set to Logic 0" or "writing Logic 0 for the bit."

# **Transfer Register Map**

Address 0x08 to Address 0x20, and Address 0x3A to Address 0x3E are shadowed. Writes to these addresses do not affect device operation until a transfer command is issued by writing 0x01 to Address 0xFF, setting the transfer bit. This allows these registers to be updated internally and simultaneously when the transfer bit is set. The internal update takes place when the transfer bit is set, and then the bit autoclears.

## **Channel Specific Registers**

Some channel setup functions, such as the signal monitor thresholds, can be programmed to a different value for each channel. In these cases, channel address locations are internally duplicated for each channel. These registers and bits are designated in [Table 14](#page-29-1) as local. These local registers and bits can be accessed by setting the appropriate Channel A or Channel B bits in Register 0x05.

If both bits are set, the subsequent write affects the registers of both channels. In a read cycle, only Channel A or Channel B should be set to read one of the two registers. If both bits are set during an SPI read cycle, the part returns the value for Channel A.

Registers and bits designated as global in [Table 14](#page-29-1) affect the entire device or the channel features where independent settings are not allowed between channels. The settings in Register 0x05 do not affect the global registers and bits.

## <span id="page-29-0"></span>**MEMORY MAP REGISTER TABLE**

All address and bit locations that are not included in [Table 14](#page-29-1) are not currently supported for this device.

## **Table 14. Memory Map Registers**

<span id="page-29-1"></span>

# Data Sheet **AD6643**



<span id="page-31-0"></span>

1 The channel index register at Address 0x05 should be set to 0x03 (default) when writing to Address 0x00.

# <span id="page-32-1"></span><span id="page-32-0"></span>**MEMORY MAP REGISTER DESCRIPTION**

For more information on functions controlled in Register 0x00 to Register 0x25, see the [AN-877 A](http://www.analog.com/an-877)pplication Note, *Interfacing to High Speed ADCs via SPI*, available at [www.analog.com.](http://www.analog.com/)

#### **Sync Control (Register 0x3A)**

**Bits[7:3]—Reserved** 

## **Bit 2—Clock Divider Next Sync Only**

If the master sync enable buffer bit (Address 0x3A, Bit0) and the clock divider sync enable bit (Address 0x3A, Bit 1) are high, Bit 2 allows the clock divider to sync to the first sync pulse it receives and to ignore the rest. The clock divider sync enable bit (Address 0x3A, Bit 1) resets after it syncs.

#### **Bit 1—Clock Divider Sync Enable**

Bit 1 gates the sync pulse to the clock divider. The sync signal is enabled when Bit 1 is high and Bit 0 is high. This is continuous sync mode.

### **Bit 0—Master Sync Buffer Enable**

Bit 0 must be set high to enable any of the sync functions. If the sync capability is not used this bit should remain low to conserve power.

## **NSR Control (Register 0x3C)**

**Bits[7:4]—Reserved** 

## **Bits[3:1]—NSR Mode**

Bits[3:1] determine the bandwidth mode of the NSR. When Bits[3:1] are set to 000, the NSR is configured for a 22% BW mode that provides enhanced SNR performance over 22% of the sample rate. When Bits[3:1] are set to 001, the NSR is configured for a 33% BW mode that provides enhanced SNR performance over 33% of the sample rate.

## **Bit 0—NSR Enable**

The NSR is enabled when Bit 0 is high and disabled when Bit 0 is low.

#### **NSR Tuning Word (Register 0x3E)**

**Bits[7:6]—Reserved** 

#### **Bits[5:0]—NSR Tuning Word**

The NSR tuning word sets the band edges of the NSR band. In 22% BW mode, there are 57 possible tuning words; in 33% BW mode, there are 34 possible tuning words. For either mode, each step represents 0.5% of the ADC sample rate. For the equations that are used to calculate the tuning word based on the BW mode of operation, see the [Noise Shaping Requantizer \(NSR\)](#page-23-3) section.

# <span id="page-33-1"></span><span id="page-33-0"></span>APPLICATIONS INFORMATION

# **DESIGN GUIDELINES**

Before starting system level design and layout of the AD6643, it is recommended that the designer become familiar with these guidelines, which discuss the special circuit connections and layout requirements needed for certain pins.

## **Power and Ground Recommendations**

When connecting power to the AD6643, it is recommended that two separate 1.8 V supplies be used: one supply for analog (AVDD) and a separate supply for the digital outputs (DRVDD). The designer can employ several different decoupling capacitors to cover both high and low frequencies. Locate these capacitors close to the point of entry at the PCB level and close to the pins of the device using minimal trace length.

A single PCB ground plane should be sufficient when using the AD6643. With proper decoupling and smart partitioning of the PCB analog, digital, and clock sections, optimum performance is easily achieved.

### **Exposed Paddle Thermal Heat Slug Recommendations**

It is mandatory that the exposed paddle on the underside of the ADC be connected to analog ground (AGND) to achieve the best electrical and thermal performance. A continuous, exposed (no solder mask) copper plane on the PCB should mate to the AD6643 exposed paddle, Pin 0.

The copper plane should have several vias to achieve the lowest possible resistive thermal path for heat dissipation to flow through the bottom of the PCB. Fill or plug these vias with nonconductive epoxy.

To maximize the coverage and adhesion between the ADC and the PCB, overlay a silkscreen to partition the continuous plane on the PCB into several uniform sections. This provides several tie points between the ADC and the PCB during the reflow process. Using one continuous plane with no partitions guarantees only one tie point between the ADC and the PCB. See the evaluation board for a PCB layout example. For detailed information about packaging and PCB layout of chip scale packages, refer to the [AN-772](http://www.analog.com/An-772) Application Note, *A Design and Manufacturing Guide for the Lead Frame Chip Scale Package (LFCSP)*.

## **VCM**

Decouple the VCM pin to ground with a 0.1 μF capacitor, as shown in [Figure 29](#page-19-1). For optimal channel-to-channel isolation, a 33 Ω resistor should be included between the AD6643 VCM pin and the Channel A analog input network connection and between the AD6643 VCM pin and the Channel B analog input network connection.

## **SPI Port**

The SPI port should not be active during periods when the full dynamic performance of the converter is required. Because the SCLK, CSB, and SDIO signals are typically asynchronous to the ADC clock, noise from these signals can degrade converter performance. If the on-board SPI bus is used for other devices, it may be necessary to provide buffers between this bus and the AD6643 to keep these signals from transitioning at the converter inputs during critical sampling periods.

# <span id="page-34-0"></span>OUTLINE DIMENSIONS



Figure 46. 64-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 9 mm × 9 mm Body, Very Thin Quad (CP-64-4) Dimensions shown in millimeters

## **ORDERING GUIDE**

 $\overline{a}$ 



1 Z = RoHS Compliant Part.

# **NOTES**

<span id="page-35-3"></span><span id="page-35-2"></span><span id="page-35-1"></span><span id="page-35-0"></span>**©2011 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D09638-0-9/11(A)** 



www.analog.com

Rev. A | Page 36 of 36